首頁(yè) >TMS320DM6433>規(guī)格書(shū)列表

零件型號(hào)下載 訂購(gòu)功能描述制造商 上傳企業(yè)LOGO

TMS320DM6433

數(shù)字媒體處理器; ? Get started today with production-ready, easy-to-use audio and video codecs for digital media processors based on DaVinci? technology. Also available are various O/S Board Support Packages and software updates. All codecs are available for FREE evaluation. REQUEST FREE SOFTWARE!\n? High-Performance Digital Media Processor (DM6433)? 2.5-, 2-, 1.67, 1.51-, 1.43-ns Instruction Cycle Time\n? 400-, 500-, 600-, 660-, 700-MHz C64x+? Clock Rate\n? Eight 32-Bit C64x+ Instructions/Cycle \n? 3200, 4000, 4800, 5280, 5600 MIPS\n? Fully Software-Compatible With C64x \n? Commercial and Automotive (Q or S suffix) Grades \n? Low-Power Device (L suffix) \n? VelociTI.2? Extensions to VelociTI? Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x+? DSP Core? Eight Highly Independent Functional Units With VelociTI.2 Extensions:? Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle \n? Two Multipliers Support Four 16 × 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 × 8-Bit Multiplies (16-Bit Results) per Clock Cycle\n? Load-Store Architecture With Non-Aligned Support \n? 64 32-Bit General-Purpose Registers \n? Instruction Packing Reduces Code Size \n? All Instructions Conditional \n? Additional C64x+? Enhancements? Protected Mode Operation \n? Exceptions Support for Error Detection and Program Redirection \n? Hardware Support for Modulo Loop Auto-Focus Module Operation\n? C64x+ Instruction Set Features? Byte-Addressable (8-/16-/32-/64-Bit Data)\n? 8-Bit Overflow Protection \n? Bit-Field Extract, Set, Clear\n? Normalization, Saturation, Bit-Counting\n? VelociTI.2 Increased Orthogonality \n? C64x+ Extensions? Compact 16-bit Instructions \n? Additional Instructions to Support Complex Multiplies\n? C64x+ L1/L2 Memory Architecture? 256K-Bit (32K-Byte) L1P Program RAM/Cache [Flexible Allocation]\n? 640K-Bit (80K-Byte) L1D Data RAM/Cache [Flexible Allocation] \n? 1M-Bit (128K-Byte) L2 Unified Mapped RAM/Cache [Flexible Allocation]\n? Supports Little Endian Mode Only \n? Video Processing Subsystem (VPSS)? Front End Provides (Resizer Only):? Resize Images From 1/4× to 4× \n? Separate Horizontal and Vertical Control\n? Back End Provides:? Hardware On-Screen Display (OSD)\n? Four 54-MHz DACs for a Combination of? Composite NTSC/PAL Video \n? Luma/Chroma Separate Video (S-video) \n? Component (YPbPr or RGB) Video (Progressive)\n? Digital Output? 8-/16-bit YUV or up to 24-Bit RGB \n? HD Resolution \n? Up to 2 Video Windows\n? External Memory Interfaces (EMIFs)? 32-Bit DDR2 SDRAM Memory Controller With 256M-Byte Address Space (1.8-V I/O)? Supports up to 333-MHz (data rate) bus and interfaces to DDR2-400 SDRAM\n? Asynchronous 8-Bit Wide EMIF (EMIFA) With up to 64M-Byte Address Reach? Flash Memory Interfaces? NOR (8-Bit-Wide Data) \n? NAND (8-Bit-Wide Data)\n? Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels) \n? Two 64-Bit General-Purpose Timers (Each Configurable as Two 32-Bit Timers) \n? One 64-Bit Watch Dog Timer \n? One UART With RTS and CTS Flow Control \n? Master/Slave Inter-Integrated Circuit (I2C Bus?) \n? One Multichannel Buffered Serial Port (McBSP0)? I2S and TDM \n? AC97 Audio Codec Interface \n? SPI \n? Standard Voice Codec Interface (AIC12) \n? Telecom Interfaces - ST-Bus, H-100 \n? 128 Channel Mode\n? Multichannel Audio Serial Port (McASP0)? Four Serializers and SPDIF (DIT) Mode\n? 16-Bit Host-Port Interface (HPI) \n? 32-Bit 33-MHz, 3.3-V Peripheral Component Interconnect (PCI) Master/Slave Interface \n? 10/100 Mb/s Ethernet MAC (EMAC)? IEEE 802.3 Compliant \n? Supports Media Independent Interface (MII) \n? Management Data I/O (MDIO) Module\n? VLYNQ? Interface (FPGA Interface) \n? Three Pulse Width Modulator (PWM) Outputs \n? On-Chip ROM Bootloader \n? Individual Power-Savings Modes \n? Flexible PLL Clock Generators \n? IEEE-1149.1 (JTAG?) Boundary-Scan-Compatible \n? Up to 111 General-Purpose I/O (GPIO) Pins (Multiplexed With Other Device Functions) \n? Packages:? 361-Pin Pb-Free PBGA Package (ZWT Suffix), 0.8-mm Ball Pitch \n? 376-Pin Plastic BGA Package (ZDU Suffix), 1.0-mm Ball Pitch\n? 0.09-μm/6-Level Cu Metal Process (CMOS)\n? 3.3-V and 1.8-V I/O, 1.2-V Internal (-7/-6/-5/-4/-L/-Q6/-5Q/-4Q)\n? 3.3-V and 1.8-V I/O, 1.05-V Internal (-7/-6/-5/-4/-L/-Q5) \n? Applications:? Digital Media \n? Networked Media Decode All trademarks are the property of their respectiveowners.;

The TMS320C64x+? DSPs (including the TMS320DM6433 device) are thehighest-performance fixed-point DSP generation in the TMS320C6000? DSP platform.The DM6433 device is based on the third-generation high-performance, advancedVelociTI? very-long-instruction-word (VLIW) architecture developed by TexasInstruments (TI), making these DSPs an excellent choice for digital mediaapplications. The C64x+? devices are upward code-compatible from previousdevices that are part of the C6000? DSP platform. The C64x? DSPs support addedfunctionality and have an expanded instruction set from previous devices.\n Any reference to the C64x DSP or C64x CPU also applies, unless otherwisenoted, to the C64x+ DSP and C64x+ CPU, respectively.\n With performance of up to 4800 million instructions per second (MIPS) at aclock rate of 600 MHz, the C64x+ core offers solutions to high-performance DSPprogramming challenges. The DSP core possesses the operational flexibility ofhigh-speed controllers and the numerical capability of array processors. TheC64x+ DSP core processor has 64 general-purpose registers of 32-bit word lengthand eight highly independent functional units-two multipliers for a 32-bitresult and six arithmetic logic units (ALUs). The eight functional units includeinstructions to accelerate the performance in video and imaging applications.The DSP core can produce four 16-bit multiply-accumulates (MACs) per cycle for atotal of 2400 million MACs per second (MMACS), or eight 8-bit MACs per cycle fora total of 4800 MMACS. For more details on the C64x+ DSP, see theTMS320C64x/C64x+ DSP CPU and Instruction Set Reference Guide (literature numberSPRU732).\n The DM6433 also has application-specific hardware logic, on-chip memory, andadditional on-chip peripherals similar to the other C6000 DSP platform devices.The DM6433 core uses a two-level cache-based architecture. The Level 1 programmemory/cache (L1P) consists of a 256K-bit memory space that can be configured asmapped memory or direct mapped cache, and the Level 1 data (L1D) consists of a640K-bit memory space-384K-bit of which is mapped memory and 256K-bit of whichcan be configured as mapped memory or 2-way set-associative cache. The Level 2memory/cache (L2) consists of a 1M-bit memory space that is shared betweenprogram and data space. L2 memory can be configured as mapped memory, cache, orcombinations of the two.\n The peripheral set includes: 1 configurable video port; a 10/100 Mb/sEthernet MAC (EMAC) with a management data input/output (MDIO) module; a 4-bittransmit, 4-bit receive VLYNQ interface; an inter-integrated circuit (I2C) Businterface; a multichannel buffered serial port (McBSP0); a multichannel audioserial port (McASP0) with 4 serializers; 2 64-bit general-purpose timers eachconfigurable as 2 independent 32-bit timers; 1 64-bit watchdog timer; auser-configurable 16-bit host-port interface (HPI); up to 111-pins ofgeneral-purpose input/output (GPIO) with programmable interrupt/event generationmodes, multiplexed with other peripherals; a UART with hardware handshakingsupport; 3 pulse width modulator (PWM) peripherals; 1 peripheral componentinterconnect (PCI) [33 MHz]; and 2 glueless external memory interfaces: anasynchronous external memory interface (EMIFA) for slower memories/peripherals,and a higher speed synchronous memory interface for DDR2.\n The DM6433 device includes a Video Processing Subsystem (VPSS) with a VideoProcessing Back-End (VPBE) output.\n The Video Processing Back-End (VPBE) is comprised of an On-Screen DisplayEngine (OSD) and a Video Encoder (VENC). The OSD engine is capable of handling 2separate video windows and 2 separate OSD windows. Other configurations include2 video windows, 1 OSD window, and 1 attribute window allowing up to 8 levels ofalpha blending. The VENC provides four analog DACs that run at 54 MHz, providinga means for composite NTSC/PAL video, S-Video, and/or Component video output.The VENC also provides up to 24 bits of digital output to interface to RGB888devices. The digital output is capable of 8/16-bit BT.656 output and/or CCIR.601with separate horizontal and vertical syncs.\n The Resizer accepts image data for separate horizontal and vertical resizingfrom 1/4x to 4x in increments of 256/N, where N is between 64 and 1024.\n The Ethernet Media Access Controller (EMAC) provides an efficient interfacebetween the DM6433 and the network. The DM6433 EMAC support both 10Base-T and100Base-TX, or 10 Mbits/second (Mbps) and 100 Mbps in either half- orfull-duplex mode, with hardware flow control and quality of service (QOS)support.\n The Management Data Input/Output (MDIO) module continuously polls all 32 MDIOaddresses in order to enumerate all PHY devices in the system.\n The I2C and VLYNQ ports allow DM6433 to easily control peripheral devicesand/or communicate with host processors.\n The rich peripheral set provides the ability to control external peripheraldevices and communicate with external processors. For details on each of theperipherals, see the related sections later in this document and the associatedperipheral reference guides.\n The DM6433 has a complete set of development tools. These include Ccompilers, a DSP assembly optimizer to simplify programming and scheduling, anda Windows? debugger interface for visibility into source code\n\n

TITexas Instruments

德州儀器美國(guó)德州儀器公司

TMS320DM6433

Digital Media Processor

TI1Texas Instruments

德州儀器美國(guó)德州儀器公司

TMS320DM6433

Digital Media Processor

TI1Texas Instruments

德州儀器美國(guó)德州儀器公司

TMS320DM6433_17

Digital Media Processor

TI1Texas Instruments

德州儀器美國(guó)德州儀器公司

TMS320DM6433Q

Digital Media Processor

TI1Texas Instruments

德州儀器美國(guó)德州儀器公司

TMS320DM6433ZDU4

Digital Media Processor

TI1Texas Instruments

德州儀器美國(guó)德州儀器公司

TMS320DM6433ZDU4

Digital Media Processor

TI1Texas Instruments

德州儀器美國(guó)德州儀器公司

TMS320DM6433ZDU6

Digital Media Processor

TI1Texas Instruments

德州儀器美國(guó)德州儀器公司

TMS320DM6433ZDU6

Digital Media Processor

TI1Texas Instruments

德州儀器美國(guó)德州儀器公司

TMS320DM6433ZDU7

Digital Media Processor

TI1Texas Instruments

德州儀器美國(guó)德州儀器公司

技術(shù)參數(shù)

  • Operating systems:

    DSP/BIOSVLX

  • Arm MHz (Max.):

    0

  • Arm CPU:

    0

  • DSP:

    1 C64x

  • Video acceleration:

    0

  • Video port (configurable):

    1 Dedicated Output

  • USB:

    0

  • PCI/PCIe:

    1 32-Bit [33 MHz]

  • Ethernet MAC:

    10/100

  • DRAM:

    DDR2

  • SPI:

    0

  • I2C:

    1

  • UART(SCI):

    1

  • On-chip L2 cache/RAM:

    128 KB (DSP)

  • Operating temperature range(C):

    0 to 90

  • Rating:

    Catalog

供應(yīng)商型號(hào)品牌批號(hào)封裝庫(kù)存備注價(jià)格
TI
24+
BGA|376
8230
免費(fèi)送樣原盒原包現(xiàn)貨一手渠道聯(lián)系
詢(xún)價(jià)
TI德州儀器
22+
24000
原裝正品現(xiàn)貨,實(shí)單可談,量大價(jià)優(yōu)
詢(xún)價(jià)
TI/TEXAS
23+
原廠封裝
8931
詢(xún)價(jià)
TEXAS
2016+
BGA361
6523
只做原裝正品現(xiàn)貨!或訂貨!
詢(xún)價(jià)
ti
23+
NA
259
專(zhuān)做原裝正品,假一罰百!
詢(xún)價(jià)
TexasInstruments
18+
ICDGTLMEDIAPROCESSOR361N
7500
公司原裝現(xiàn)貨/歡迎來(lái)電咨詢(xún)!
詢(xún)價(jià)
TI
23+
BGA
20
原裝環(huán)保房間現(xiàn)貨假一賠十
詢(xún)價(jià)
TI
三年內(nèi)
1983
只做原裝正品
詢(xún)價(jià)
TexasInstruments
24+
361-NFBGA(16x16)
66800
原廠授權(quán)一級(jí)代理,專(zhuān)注汽車(chē)、醫(yī)療、工業(yè)、新能源!
詢(xún)價(jià)
Texas Instruments
20+
BGA-376
15988
TI全新DSP-可開(kāi)原型號(hào)增稅票
詢(xún)價(jià)
更多TMS320DM6433供應(yīng)商 更新時(shí)間2025-7-28 17:06:00