HEF4042B中文資料飛利浦數據手冊PDF規(guī)格書
HEF4042B規(guī)格書詳情
DESCRIPTION
The HEF4042B is a 4-bit latch with four data inputs (D0 to D3), four buffered latch outputs (O0 to O3), four buffered complementary latch outputs (O0 to O3) and two common enable inputs (E0 and E1). Information on D0 to D3 is transferred to O0 to O3 while both E0 and E1 are in the same state, either HIGH or LOW. O0 to O3 follow D0 to D3 as long as both E0 and E1 remain in the same state. When E0 and E1 are different, D0 to D3 do not affect O0 to O3 and the information in the latch is stored. O0 to O3 are always the complement of O0 to O3. The exclusive-OR input structure allows the choice of either polarity for E0 and E1. With one enable input HIGH, the other enable input is active HIGH; with one enable input LOW, the other enable input is active LOW.
APPLICATION INFORMATION
Some examples of applications for the HEF4042B are:
? Buffer storage
? Holding register
產品屬性
- 型號:
HEF4042B
- 功能描述:
1-Bit D-Type Latch
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
恩XP |
1922+ |
DIP16 |
6852 |
只做原裝正品現貨!或訂貨假一賠十! |
詢價 | ||
SIGNETICS |
24+/25+ |
881 |
原裝正品現貨庫存價優(yōu) |
詢價 | |||
PHI |
DIP |
1211 |
優(yōu)勢庫存 |
詢價 | |||
PHILI |
1998 |
DIP |
2 |
原裝現貨支持BOM配單服務 |
詢價 | ||
PHI |
2015+ |
CDIP16 |
19889 |
一級代理原裝現貨,特價熱賣! |
詢價 | ||
PHI |
25+23+ |
DIP-16 |
35936 |
絕對原裝正品全新進口深圳現貨 |
詢價 | ||
PHI |
22+ |
DIP |
8000 |
原裝正品支持實單 |
詢價 | ||
PHI |
25+ |
SOP |
4500 |
全新原裝、誠信經營、公司現貨銷售 |
詢價 | ||
A |
24+ |
DIP-16 |
3 |
詢價 | |||
PHI |
8503 |
DIP-16/瓷封 |
950 |
原裝現貨海量庫存歡迎咨詢 |
詢價 |