EP2S15集成電路(IC)的FPGA(現(xiàn)場可編程門陣列)規(guī)格書PDF中文資料

廠商型號(hào) |
EP2S15 |
參數(shù)屬性 | EP2S15 封裝/外殼為484-BBGA;包裝為托盤;類別為集成電路(IC)的FPGA(現(xiàn)場可編程門陣列);產(chǎn)品描述:IC FPGA 342 I/O 484FBGA |
功能描述 | Stratix II Device Family |
封裝外殼 | 484-BBGA |
文件大小 |
2.89725 Mbytes |
頁面數(shù)量 |
238 頁 |
生產(chǎn)廠商 | Altera Corporation |
企業(yè)簡稱 |
ALTERA【阿爾特】 |
中文名稱 | 阿爾特拉公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2025-7-15 13:13:00 |
人工找貨 | EP2S15價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多EP2S15規(guī)格書詳情
This datasheet describes configuration devices for SRAM-based look-up table (LUT) devices.
Features
Configuration devices for SRAM-based LUT devices offer the following features:
■ Configures Altera ACEX? 1K, APEX? 20K (including APEX 20K, APEX 20KC, and APEX 20KE), APEX II, Arria? GX, Cyclone?, Cyclone II, FLEX? 10K (including FLEX 10KE and FLEX 10KA) Mercury?, Stratix?, Stratix GX, Stratix II, and Stratix II GX devices
■ Easy-to-use four-pin interface
■ Low current during configuration and near-zero standby mode current
■ Programming support with the Altera Programming Unit (APU) and programming hardware from Data I/O, BP Microsystems, and other third-party programmers
■ Available in compact plastic packages
■ 8-pin plastic dual in-line (PDIP) package
■ 20-pin plastic J-lead chip carrier (PLCC) package
■ 32-pin plastic thin quad flat pack (TQFP) package
■ EPC2 device has reprogrammable flash configuration memory
■ 5.0-V and 3.3-V in-system programmability (ISP) through the built-in IEEE Std.
1149.1 JTAG interface
■ Built-in JTAG boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1
■ Supports programming through Serial Vector Format File (.svf), Jam Standard Test and Programming Language (STAPL) Format File (.jam), JAM Byte Code File (.jbc), and the Quartus II and MAX+PLUS II softwares using the USB-Blaster, MasterBlaster, ByteBlaster II, EthernetBlaster, or ByteBlasterMV download cable
■ Supports programming through Programmer Object File (.pof) for EPC1 and EPC1441 devices
■ nINIT_CONF pin allows INIT_CONF JTAG instruction to begin FPGA configuration
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
EP2S15F484C3N
- 制造商:
Intel
- 類別:
集成電路(IC) > FPGA(現(xiàn)場可編程門陣列)
- 系列:
Stratix? II
- 包裝:
托盤
- 電壓 - 供電:
1.15V ~ 1.25V
- 安裝類型:
表面貼裝型
- 工作溫度:
0°C ~ 85°C(TJ)
- 封裝/外殼:
484-BBGA
- 供應(yīng)商器件封裝:
484-FBGA(23x23)
- 描述:
IC FPGA 342 I/O 484FBGA
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ALTERA |
23+ |
NA |
3680 |
專業(yè)電子元器件供應(yīng)鏈正邁科技特價(jià)代理特價(jià),原裝元器件供應(yīng),支持開發(fā)樣品 |
詢價(jià) | ||
ALTERA |
2016+ |
BGA |
1980 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價(jià) | ||
Intel FPGAs/Altera |
21+ |
256-LBGA |
3860 |
進(jìn)口原裝!長期供應(yīng)!絕對(duì)優(yōu)勢價(jià)格(誠信經(jīng)營 |
詢價(jià) | ||
ALTERA |
23+ |
BGA |
1 |
原裝正品現(xiàn)貨 |
詢價(jià) | ||
Intel |
672-FBGA(27x27) |
2398 |
原裝庫存 |
詢價(jià) | |||
ALTERA |
06+ |
原裝 |
6 |
自己公司全新庫存絕對(duì)有貨 |
詢價(jià) | ||
ALTERA |
24+ |
672FBGA |
4568 |
全新原廠原裝,進(jìn)口正品現(xiàn)貨,正規(guī)渠道可含稅??! |
詢價(jià) | ||
ALTERA |
23+ |
672PINFBGA |
1000 |
詢價(jià) | |||
最新 |
2000 |
原裝正品現(xiàn)貨 |
詢價(jià) | ||||
ALTERA |
20+ |
BGA |
33560 |
原裝優(yōu)勢主營型號(hào)-可開原型號(hào)增稅票 |
詢價(jià) |
相關(guān)庫存
更多- EP2S130F1020C4
- EP2S130F1020C5
- EP2S130F1020I3
- EP2S130F1508C3
- EP2S130F1508I5
- EP2S130H1508C3ES
- EP2S130H1508I4ES
- EP2S15F1508C4ES
- EP2S15F1508I5ES
- EP2S15F1508C4ES
- EP2S15F1508I4ES
- EP2S15F1508C3ES
- EP2S15F1508I3ES
- EP2S15F484C3N
- EP2S15F484C3N
- EP2S15F484I4N
- EP2S15F672C4
- EP2S15F672C5
- EP2S15F484C6
- EP2S15F484I4
- EP2S15F484I5
- EP2S15F484I6
- EP2S15F672C3N
- EP2S15F672C3
- EP2S15F672C5N
- EP2S15F1508I5ES
- EP2S15F484I4N
- EP2S15F1508I3ES
- EP2S15F1508C3ES
- EP2S15F1508C5ES
- EP2S15F1508C5ES
- EP2S15F1508I4ES