首頁(yè)>DS99R421QSQXSLASHNOPB.A>規(guī)格書詳情
DS99R421QSQXSLASHNOPB.A中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
DS99R421QSQXSLASHNOPB.A |
功能描述 | 5-43 MHz FPD-Link LVDS (3 Data 1 Clock) to FPD-Link II LVDS (Embedded Clock DCBalanced) Converter |
文件大小 |
419.69 Kbytes |
頁(yè)面數(shù)量 |
26 頁(yè) |
生產(chǎn)廠商 | Texas Instruments |
企業(yè)簡(jiǎn)稱 |
TI2【德州儀器】 |
中文名稱 | 美國(guó)德州儀器公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-7-22 23:00:00 |
人工找貨 | DS99R421QSQXSLASHNOPB.A價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
DS99R421QSQXSLASHNOPB.A規(guī)格書詳情
1FEATURES
2? 5 MHz–43 MHz Embedded Clock & DCBalanced
Data Transmission (21 Total LVDS
Data Bits Plus 3 Low Speed LVCMOS Data
Bits)
? User Adjustable Pre-Emphasis Driving Ability
Through External Resistor on LVDS Outputs
and Capable to Drive up to 10 Meters Shielded
Twisted-Pair Cable
? Supports AC-Coupling Data Transmission
? 100Ω Integrated Termination Resistor at LVDS
Input
? Power-Down Control
? Available @SPEED BIST to DS90UR124 to
Validate Link Integrity
? All LVCMOS Inputs & Control Pins Have
Internal Pulldown
? Schmitt Trigger Inputs on OS[2:0] to Minimize
Metastable Conditions
? Outputs Tri-Stated Through DEN
? On-Chip Filters for PLLs
? Power Supply Range 3.3V ± 10%
? Automotive Temperature Range ?40°C to
+105°C
? Greater Than 8kV ESD Tolerance
? Meets ISO 10605 ESD and AEC-Q100
Compliance
DESCRIPTION
The DS99R421 converts a FPD-Link input with 4
non-DC Balanced LVDS (3 LVDS Data + LVDS
Clock) plus 3 over-sampled low speed control bits
into a single LVDS DC-balanced serial stream with embedded clock information. This single serial stream
simplifies transferring the 24-bit bus over a single
differential pair of PCB traces and cable by
eliminating the skew problems between the 3 parallel
LVDS data inputs and LVDS clock paths. It saves
system cost by narrowing 4 LVDS pairs to 1 LVDS
pair that in turn reduce PCB layers, cable width,
connector size, and pins.
The DS99R421 incorporates a single serialized LVDS
signal on the high-speed I/O. Embedded clock LVDS
provides a low power and low noise environment for
reliably transferring data over a serial transmission
path. By optimizing the converter output edge rate for
the operating frequency range EMI is further reduced.
In addition the device features pre-emphasis to boost
signals over longer distances using lossy cables.
Internal DC balanced encoding is used to support
AC-Coupled interconnects.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
24+ |
NA/ |
2425 |
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價(jià) | ||
NS |
20+ |
NA |
35830 |
原裝優(yōu)勢(shì)主營(yíng)型號(hào)-可開原型號(hào)增稅票 |
詢價(jià) | ||
DSP |
23+ |
QFP |
65480 |
詢價(jià) | |||
TI/德州儀器 |
2450+ |
SOP16 |
8850 |
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)!! |
詢價(jià) | ||
TOUKE |
23+ |
10050 |
原廠授權(quán)一級(jí)代理,專業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種 |
詢價(jià) | |||
24+ |
QFP |
200 |
詢價(jià) | ||||
NSC |
24+ |
TSSOP-16 |
2645 |
100%全新原裝公司現(xiàn)貨供應(yīng)!隨時(shí)可發(fā)貨 |
詢價(jià) | ||
PANPACIFIC |
新 |
67 |
全新原裝 貨期兩周 |
詢價(jià) | |||
24+ |
QFP |
2700 |
全新原裝自家現(xiàn)貨優(yōu)勢(shì)! |
詢價(jià) | |||
ST |
21+ |
12588 |
SOP8 |
詢價(jià) |