首頁 >CDC516>規(guī)格書列表

零件型號下載 訂購功能描述制造商 上傳企業(yè)LOGO

CDC516

3.3-V PHASE-LOCK LOOP CLOCK DRIVER

UseCDCVF2510AasaReplacementfor thisDevice Phase-LockLoopClockDistributionfor SynchronousDRAMApplications DistributesOneClockInputtoFourBanks ofFourOutputs SeparateOutputEnableforEachOutput Bank ExternalFeedbackPin(FBIN)IsUsedto SynchronizetheOutputstothe

TI2Texas Instruments

德州儀器美國德州儀器公司

CDC516

具有三態(tài)輸出的 3.3V 相位鎖定環(huán)路時(shí)鐘驅(qū)動器; ? Use CDCVF2510A as a Replacement for this Device\n? Phase-Lock Loop Clock Distribution for Synchronous DRAM Applications\n? Distributes One Clock Input to Four Banks of Four Outputs\n? Separate Output Enable for Each Output Bank\n? External Feedback Pin (FBIN) Is Used to Synchronize the Outputs to the Clock Input\n? No External RC Network Required\n? Operates at 3.3-V VCC\n? Packaged in Plastic 48-Pin Thin Shrink Small-Outline Package;

The CDC516 is a high-performance, low-skew, low-jitter, phase-lock loop clock driver. It uses a phase-lock loop (PLL) to precisely align, in both frequency and phase, the feedback output (FBOUT) to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The CDC516 operates at 3.3-V VCC and is designed to drive up to five clock loads per output.\n\n Four banks of four outputs provide 16 low-skew, low-jitter copies of the input clock. Output signal duty cycles are adjusted to 50 percent, independent of the duty cycle at the input clock. Each bank of outputs can be enabled or disabled separately via the 1G, 2G, 3G, and 4G control inputs. When the G inputs are high, the outputs switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.\n\n Unlike many products containing PLLs, the CDC516 does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.\n\n Because it is based on PLL circuitry, the CDC516 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL reference or feedback signals. The PLL may be bypassed for test purposes by strapping AVCC to ground.\n\n The CDC516 is characterized for operation from 0°C to 70°C.

TITexas Instruments

德州儀器美國德州儀器公司

CDC516

3.3-V PHASE-LOCK LOOP CLOCK DRIVER

TITexas Instruments

德州儀器美國德州儀器公司

CDC516DGG

絲?。?strong>CDC516;Package:TSSOP;3.3-V PHASE-LOCK LOOP CLOCK DRIVER

UseCDCVF2510AasaReplacementfor thisDevice Phase-LockLoopClockDistributionfor SynchronousDRAMApplications DistributesOneClockInputtoFourBanks ofFourOutputs SeparateOutputEnableforEachOutput Bank ExternalFeedbackPin(FBIN)IsUsedto SynchronizetheOutputstothe

TI2Texas Instruments

德州儀器美國德州儀器公司

CDC516DGG.B

絲印:CDC516;Package:TSSOP;3.3-V PHASE-LOCK LOOP CLOCK DRIVER

UseCDCVF2510AasaReplacementfor thisDevice Phase-LockLoopClockDistributionfor SynchronousDRAMApplications DistributesOneClockInputtoFourBanks ofFourOutputs SeparateOutputEnableforEachOutput Bank ExternalFeedbackPin(FBIN)IsUsedto SynchronizetheOutputstothe

TI2Texas Instruments

德州儀器美國德州儀器公司

CDC516DGGG4

絲印:CDC516;Package:TSSOP;3.3-V PHASE-LOCK LOOP CLOCK DRIVER

UseCDCVF2510AasaReplacementfor thisDevice Phase-LockLoopClockDistributionfor SynchronousDRAMApplications DistributesOneClockInputtoFourBanks ofFourOutputs SeparateOutputEnableforEachOutput Bank ExternalFeedbackPin(FBIN)IsUsedto SynchronizetheOutputstothe

TI2Texas Instruments

德州儀器美國德州儀器公司

CDC516DGGR

絲?。?strong>CDC516;Package:TSSOP;3.3-V PHASE-LOCK LOOP CLOCK DRIVER

UseCDCVF2510AasaReplacementfor thisDevice Phase-LockLoopClockDistributionfor SynchronousDRAMApplications DistributesOneClockInputtoFourBanks ofFourOutputs SeparateOutputEnableforEachOutput Bank ExternalFeedbackPin(FBIN)IsUsedto SynchronizetheOutputstothe

TI2Texas Instruments

德州儀器美國德州儀器公司

CDC516DGGR.B

絲?。?strong>CDC516;Package:TSSOP;3.3-V PHASE-LOCK LOOP CLOCK DRIVER

UseCDCVF2510AasaReplacementfor thisDevice Phase-LockLoopClockDistributionfor SynchronousDRAMApplications DistributesOneClockInputtoFourBanks ofFourOutputs SeparateOutputEnableforEachOutput Bank ExternalFeedbackPin(FBIN)IsUsedto SynchronizetheOutputstothe

TI2Texas Instruments

德州儀器美國德州儀器公司

CDC516DGG

3.3-V PHASE-LOCK LOOP CLOCK DRIVER

TITexas Instruments

德州儀器美國德州儀器公司

CDC516DGGG4

3.3-V PHASE-LOCK LOOP CLOCK DRIVER

TITexas Instruments

德州儀器美國德州儀器公司

技術(shù)參數(shù)

  • Additive RMS jitter (Typ) (fs):

    200

  • Output frequency (Max) (MHz):

    125

  • Number of outputs:

    16

  • Output supply voltage (V):

    3.3

  • Core supply voltage (V):

    3.3

  • Output skew (ps):

    200

  • Operating temperature range (C):

    0 to 70

  • Rating:

    Catalog

  • Output type:

    TTL

  • Input type:

    TTL

供應(yīng)商型號品牌批號封裝庫存備注價(jià)格
TI
24+
SMD
2937
詢價(jià)
TI
24+
TSOP48
3629
原裝優(yōu)勢!房間現(xiàn)貨!歡迎來電!
詢價(jià)
TI德州儀器
22+
24000
原裝正品現(xiàn)貨,實(shí)單可談,量大價(jià)優(yōu)
詢價(jià)
TI/德州儀器
22+
TSSOP48
25000
只做原裝,原裝,假一罰十
詢價(jià)
TI/德州儀器
24+
TSOP48
8600
正品原裝,正規(guī)渠道,免費(fèi)送樣。支持賬期,BOM一站式配齊
詢價(jià)
TI
24+/25+
1820
原裝正品現(xiàn)貨庫存價(jià)優(yōu)
詢價(jià)
TI
TSSOP48
839
正品原裝--自家現(xiàn)貨-實(shí)單可談
詢價(jià)
TI
2020+
TSSOP48
839
百分百原裝正品 真實(shí)公司現(xiàn)貨庫存 本公司只做原裝 可
詢價(jià)
TI
2015+
SOP
19889
一級代理原裝現(xiàn)貨,特價(jià)熱賣!
詢價(jià)
TI
25+
TSSOP48
100
主打產(chǎn)品,長備大量現(xiàn)貨
詢價(jià)
更多CDC516供應(yīng)商 更新時(shí)間2025-7-30 16:30:00