零件型號 | 下載 訂購 | 功能描述 | 制造商 上傳企業(yè) | LOGO |
---|---|---|---|---|
CDC516 | 3.3-V PHASE-LOCK LOOP CLOCK DRIVER UseCDCVF2510AasaReplacementfor thisDevice Phase-LockLoopClockDistributionfor SynchronousDRAMApplications DistributesOneClockInputtoFourBanks ofFourOutputs SeparateOutputEnableforEachOutput Bank ExternalFeedbackPin(FBIN)IsUsedto SynchronizetheOutputstothe | TI2Texas Instruments 德州儀器美國德州儀器公司 | TI2 | |
CDC516 | 具有三態(tài)輸出的 3.3V 相位鎖定環(huán)路時(shí)鐘驅(qū)動器; ? Use CDCVF2510A as a Replacement for this Device\n? Phase-Lock Loop Clock Distribution for Synchronous DRAM Applications\n? Distributes One Clock Input to Four Banks of Four Outputs\n? Separate Output Enable for Each Output Bank\n? External Feedback Pin (FBIN) Is Used to Synchronize the Outputs to the Clock Input\n? No External RC Network Required\n? Operates at 3.3-V VCC\n? Packaged in Plastic 48-Pin Thin Shrink Small-Outline Package; The CDC516 is a high-performance, low-skew, low-jitter, phase-lock loop clock driver. It uses a phase-lock loop (PLL) to precisely align, in both frequency and phase, the feedback output (FBOUT) to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The CDC516 operates at 3.3-V VCC and is designed to drive up to five clock loads per output.\n\n Four banks of four outputs provide 16 low-skew, low-jitter copies of the input clock. Output signal duty cycles are adjusted to 50 percent, independent of the duty cycle at the input clock. Each bank of outputs can be enabled or disabled separately via the 1G, 2G, 3G, and 4G control inputs. When the G inputs are high, the outputs switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.\n\n Unlike many products containing PLLs, the CDC516 does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.\n\n Because it is based on PLL circuitry, the CDC516 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL reference or feedback signals. The PLL may be bypassed for test purposes by strapping AVCC to ground.\n\n The CDC516 is characterized for operation from 0°C to 70°C. | TITexas Instruments 德州儀器美國德州儀器公司 | TI | |
CDC516 | 3.3-V PHASE-LOCK LOOP CLOCK DRIVER | TITexas Instruments 德州儀器美國德州儀器公司 | TI | |
絲?。?strong>CDC516;Package:TSSOP;3.3-V PHASE-LOCK LOOP CLOCK DRIVER UseCDCVF2510AasaReplacementfor thisDevice Phase-LockLoopClockDistributionfor SynchronousDRAMApplications DistributesOneClockInputtoFourBanks ofFourOutputs SeparateOutputEnableforEachOutput Bank ExternalFeedbackPin(FBIN)IsUsedto SynchronizetheOutputstothe | TI2Texas Instruments 德州儀器美國德州儀器公司 | TI2 | ||
絲印:CDC516;Package:TSSOP;3.3-V PHASE-LOCK LOOP CLOCK DRIVER UseCDCVF2510AasaReplacementfor thisDevice Phase-LockLoopClockDistributionfor SynchronousDRAMApplications DistributesOneClockInputtoFourBanks ofFourOutputs SeparateOutputEnableforEachOutput Bank ExternalFeedbackPin(FBIN)IsUsedto SynchronizetheOutputstothe | TI2Texas Instruments 德州儀器美國德州儀器公司 | TI2 | ||
絲印:CDC516;Package:TSSOP;3.3-V PHASE-LOCK LOOP CLOCK DRIVER UseCDCVF2510AasaReplacementfor thisDevice Phase-LockLoopClockDistributionfor SynchronousDRAMApplications DistributesOneClockInputtoFourBanks ofFourOutputs SeparateOutputEnableforEachOutput Bank ExternalFeedbackPin(FBIN)IsUsedto SynchronizetheOutputstothe | TI2Texas Instruments 德州儀器美國德州儀器公司 | TI2 | ||
絲?。?strong>CDC516;Package:TSSOP;3.3-V PHASE-LOCK LOOP CLOCK DRIVER UseCDCVF2510AasaReplacementfor thisDevice Phase-LockLoopClockDistributionfor SynchronousDRAMApplications DistributesOneClockInputtoFourBanks ofFourOutputs SeparateOutputEnableforEachOutput Bank ExternalFeedbackPin(FBIN)IsUsedto SynchronizetheOutputstothe | TI2Texas Instruments 德州儀器美國德州儀器公司 | TI2 | ||
絲?。?strong>CDC516;Package:TSSOP;3.3-V PHASE-LOCK LOOP CLOCK DRIVER UseCDCVF2510AasaReplacementfor thisDevice Phase-LockLoopClockDistributionfor SynchronousDRAMApplications DistributesOneClockInputtoFourBanks ofFourOutputs SeparateOutputEnableforEachOutput Bank ExternalFeedbackPin(FBIN)IsUsedto SynchronizetheOutputstothe | TI2Texas Instruments 德州儀器美國德州儀器公司 | TI2 | ||
3.3-V PHASE-LOCK LOOP CLOCK DRIVER | TITexas Instruments 德州儀器美國德州儀器公司 | TI | ||
3.3-V PHASE-LOCK LOOP CLOCK DRIVER | TITexas Instruments 德州儀器美國德州儀器公司 | TI |
技術(shù)參數(shù)
- Additive RMS jitter (Typ) (fs):
200
- Output frequency (Max) (MHz):
125
- Number of outputs:
16
- Output supply voltage (V):
3.3
- Core supply voltage (V):
3.3
- Output skew (ps):
200
- Operating temperature range (C):
0 to 70
- Rating:
Catalog
- Output type:
TTL
- Input type:
TTL
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI |
24+ |
SMD |
2937 |
詢價(jià) | |||
TI |
24+ |
TSOP48 |
3629 |
原裝優(yōu)勢!房間現(xiàn)貨!歡迎來電! |
詢價(jià) | ||
TI德州儀器 |
22+ |
24000 |
原裝正品現(xiàn)貨,實(shí)單可談,量大價(jià)優(yōu) |
詢價(jià) | |||
TI/德州儀器 |
22+ |
TSSOP48 |
25000 |
只做原裝,原裝,假一罰十 |
詢價(jià) | ||
TI/德州儀器 |
24+ |
TSOP48 |
8600 |
正品原裝,正規(guī)渠道,免費(fèi)送樣。支持賬期,BOM一站式配齊 |
詢價(jià) | ||
TI |
24+/25+ |
1820 |
原裝正品現(xiàn)貨庫存價(jià)優(yōu) |
詢價(jià) | |||
TI |
TSSOP48 |
839 |
正品原裝--自家現(xiàn)貨-實(shí)單可談 |
詢價(jià) | |||
TI |
2020+ |
TSSOP48 |
839 |
百分百原裝正品 真實(shí)公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價(jià) | ||
TI |
2015+ |
SOP |
19889 |
一級代理原裝現(xiàn)貨,特價(jià)熱賣! |
詢價(jià) | ||
TI |
25+ |
TSSOP48 |
100 |
主打產(chǎn)品,長備大量現(xiàn)貨 |
詢價(jià) |
相關(guān)規(guī)格書
更多- COS5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532-TD
- NE5532NB
- MAX232
- MAX232
- MAX232
- MAX232A
- MAX2323
- MAX2326
- MAX2327
- MAX232E
- MAX232E
- MAX232ESE
- NE5533
- SI7970DP
- SI7958DP
- SI7913DN
- SI7942DP
- SI7911DN
- SI7900EDN
- SI7922DN
- SI7946DP
- SI7945DP
- SI7921DN
- SI7905DN
- SI7938DP
- SI7925DN
- SI7948DP
- SI7946ADP
- SE1
- PI7C8150B
- PI7C8150DNDE
- PERICOMPI7C8150
- WNS40H100C
- WNS40H100CB
- TD62308
- TD62308APG
- TD62308AFG
- GRM21BR71H104JA11#
- TL074
相關(guān)庫存
更多- NE5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532A
- UNE5532
- MAX232
- MAX232
- MAX232E
- MAX2325
- MAX2324
- MAX2321
- MAX2322
- MAX2320
- MAX232E-TD
- MAX232CPE
- SI7964DP
- SI7909DN
- SI7941DP
- SI7901EDN
- SI7940DP
- SI7956DP
- SI7980DP
- SI7902EDN
- SI7998DP
- SI7960DP
- SI7943DP
- SI7991DP
- SI7923DN
- SI7983DP
- SI7973DP
- SI7949DP
- SPC5605BF1MLQ6
- PI7C8150A
- PI7C8150DMAE
- XRCGB25M000F3N00R0
- WNS40H100CG
- MPC8540PX833LC
- TD62308BFG
- TD62308BP1G
- TD62308BF
- TL074
- TL074