首頁>74HC173N>規(guī)格書詳情

74HC173N中文資料飛利浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書

74HC173N
廠商型號(hào)

74HC173N

功能描述

Quad D-type flip-flop; positive-edge trigger; 3-state

文件大小

69.04 Kbytes

頁面數(shù)量

10

生產(chǎn)廠商 Philips Semiconductors
企業(yè)簡稱

PHI飛利浦

中文名稱

荷蘭皇家飛利浦

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二

更新時(shí)間

2025-7-30 20:00:00

人工找貨

74HC173N價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

74HC173N規(guī)格書詳情

GENERAL DESCRIPTION

The 74HC/HCT173 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT173 are 4-bit parallel load registers with clock enable control, 3-state buffered outputs (Q0 to Q3) and master reset (MR).

When the two data enable inputs (E1 and E2) are LOW, the data on the Dn inputs is loaded into the register synchronously with the LOW-to-HIGH clock (CP) transition. When one or both En inputs are HIGH one set-up time prior to the LOW-to-HIGH clock transition, the register will retain the previous data. Data inputs and clock enable inputs are fully edge-triggered and must be stable only one set-up time prior to the LOW-to-HIGH clock transition.

The master reset input (MR) is an active HIGH asynchronous input. When MR is HIGH, all four flip-flops are reset (cleared) independently of any other input condition.

The 3-state output buffers are controlled by a 2-input NOR gate. When both output enable inputs (OE1 and OE2) are LOW, the data in the register is presented to the Qn outputs. When one or both OEn inputs are HIGH, the outputs are forced to a high impedance OFF-state. The 3-state output buffers are completely independent of the register operation; the OEn transition does not affect the clock and reset operations.

FEATURES

? Gated input enable for hold (do nothing) mode

? Gated output enable control

? Edge-triggered D-type register

? Asynchronous master reset

? Output capability: bus driver

? ICC category: MSI

產(chǎn)品屬性

  • 型號(hào):

    74HC173N

  • 功能描述:

    觸發(fā)器 QUAD D F/F POS-EDGE 3STATE

  • RoHS:

  • 制造商:

    Texas Instruments

  • 電路數(shù)量:

    2

  • 邏輯系列:

    SN74

  • 邏輯類型:

    D-Type Flip-Flop

  • 極性:

    Inverting, Non-Inverting

  • 輸入類型:

    CMOS

  • 傳播延遲時(shí)間:

    4.4 ns

  • 高電平輸出電流:

    - 16 mA

  • 低電平輸出電流:

    16 mA

  • 電源電壓-最大:

    5.5 V

  • 最大工作溫度:

    + 85 C

  • 安裝風(fēng)格:

    SMD/SMT

  • 封裝/箱體:

    X2SON-8

  • 封裝:

    Reel

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
PHI/TI
24+
NA/
8250
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開票
詢價(jià)
PHI
2450+
DIP
8850
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)!!
詢價(jià)
PHI
21+
PDIP16
478
原裝現(xiàn)貨假一賠十
詢價(jià)
TI
25+
DIP
3200
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售
詢價(jià)
PHI
06+
PDIP
1000
全新原裝 絕對(duì)有貨
詢價(jià)
恩XP
23+
DIP
32500
原廠授權(quán)代理,海外優(yōu)勢(shì)訂貨渠道。可提供大量庫存,詳
詢價(jià)
24+
5000
公司存貨
詢價(jià)
PHI
DIP
25635
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長期供貨
詢價(jià)
恩XP
22+
16DIP
9000
原廠渠道,現(xiàn)貨配單
詢價(jià)
PHI
24+
PDIP16
80000
只做自己庫存 全新原裝進(jìn)口正品假一賠百 可開13%增
詢價(jià)